

# PSoC® Creator™ Project Datasheet for AFE DevItem1

Creation Time: 08/03/2021 20:30:42

User: YOMAT-PC\yomat Project: AFE DevItem1 Tool: PSoC Creator 4.4

Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709 Phone (USA): 800.858.1810 Phone (Intl): 408.943.2600 http://www.cypress.com



#### Copyright

Copyright © 2021 Cypress Semiconductor Corporation. All rights reserved. Any design information or characteristics specifically provided by our customer or other third party inputs contained in this document are not intended to be claimed under Cypress's copyright.

#### **Trademarks**

PSoC and CapSense are registered trademarks of Cypress Semiconductor Corporation. PSoC Creator is a trademark of Cypress Semiconductor Corporation. All other trademarks or registered trademarks referenced herein are the property of their respective owners.

#### **Philips I2C Patent Rights**

Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name, NXP Semiconductors.

#### Disclaimer

CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. While reasonable precautions have been taken, Cypress assumes no responsibility for any errors that may appear in this document. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of a Cypress product in a life support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

#### **Flash Code Protection**

Cypress products meet the specifications contained in their particular Cypress PSoC Datasheets. Cypress believes that its family of PSoC products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as 'unbreakable.'

Cypress is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress are committed to continuously improving the code protection features of our products.



# **Table of Contents**

| 1 Overview                                   |    |
|----------------------------------------------|----|
| 2 Pins                                       |    |
| 2.1 Hardware Pins                            |    |
| 2.2 Hardware Ports                           |    |
| 2.3 Software Pins.                           |    |
| 3 System Settings                            |    |
| 3.1 System Configuration.                    |    |
| 3.2 System Debug Settings                    |    |
| 3.3 System Operating Conditions.             |    |
| 4 Clocks                                     |    |
| 4.1 System Clocks                            |    |
| 4.2 Local and Design Wide Clocks             |    |
| 5 Interrupts and DMAs                        | 14 |
| 5.1 Interrupts                               |    |
| 5.2 DMAs                                     |    |
| 6 Flash Memory                               | 15 |
| 7 Design Contents                            |    |
| 7.1 Schematic Sheet: Motion Sensor interface | 16 |
| 8 Components                                 |    |
| 8.1 Component type: BLE_PDL [v2.20]          | 17 |
| 8.1.1 Instance BLE                           |    |
| 8.2 Component type: RTC_PDL [v2.0]           | 19 |
| 8.2.1 Instance RTC                           |    |
| 8.3 Component type: SCB_I2C_PDL [v2.0]       |    |
| 8.3.1 Instance I2C_1                         | 20 |
| 8.3.2 Instance I2C_2                         | 21 |
| 8.4 Component type: SCB_UART_PDL [v2.0]      | 22 |
| 8.4.1 Instance UART                          | 22 |
| 8.5 Component type: TCPWM_PWM_PDL [v1.0]     |    |
| 8.5.1 Instance PWM_AFE                       |    |
| 9 Other Resources                            | 26 |



### 1 Overview

The Cypress PSoC 6 is a family of 32-bit devices with the following characteristics:

- Digital system that includes configurable Universal Digital Blocks (UDBs) and specific function peripherals such as PWM, UART, SPI and I2C
- Analog subsystem that includes 12-bit SAR ADC, comparators, op amps, CapSense, LCD drive and more
- Several types of memory elements, including SRAM and flash
- Programming and debug system through Serial Wire Debug (SWD)
- High-performance 32-bit ARM Cortex-M4 core with a nested vectored interrupt controller (NVIC)
- Flexible routing to all pins

Figure 1 shows the major components of a typical <u>PSoC 63</u> series member PSoC 6 device. For details on all the systems listed above, please refer to the <u>PSoC 6 Technical Reference Manual</u>.



Figure 1. PSoC 63 Device Series Block Diagram



Table 1 lists the key characteristics of this device.

Table 1. Device Characteristics

| Name                 | Value                      |
|----------------------|----------------------------|
| Part Number          | CYBLE-416045-02            |
| Package Name         | 43-SMT                     |
| Family               | PSoC 6                     |
| Series               | PSoC 63                    |
| Max CPU speed (MHz)  | 150                        |
| Flash size (kB)      | 1024                       |
| SRAM size (kB)       | 288                        |
| Vdd range (V)        | 1.7 to 3.6                 |
| Automotive qualified | No (Industrial Grade Only) |
| Temp range (Celsius) | -40 to 85                  |

NOTE: The CPU speed noted above is the maximum available speed. The CPU is clocked by HFCLK, listed in the <u>System Clocks</u> section below.

Table 2 lists the device resources that this design uses:

Table 2. Device Resources

| Resource Type                | Used | Free | Max | % Used   |
|------------------------------|------|------|-----|----------|
| Digital Clocks               | 0    | 8    | 8   | 0.00 %   |
| Crypto Accelerator           | 0    | 1    | 1   | 0.00 %   |
| Interrupts [CM0+]            | 6    | 26   | 32  | 18.75 %  |
| Interrupts [CM4]             | 6    | 141  | 147 | 4.08 %   |
| Ю                            | 16   | 20   | 36  | 44.44 %  |
| Interprocessor Communication | 0    | 16   | 16  | 0.00 %   |
| MCWDT                        | 0    | 2    | 2   | 0.00 %   |
| CapSense                     | 0    | 1    | 1   | 0.00 %   |
| Energy Profiler              | 0    | 1    | 1   | 0.00 %   |
| Real Time Clock              | 1    | 0    | 1   | 100.00 % |
| Bluetooth Low Energy         | 1    | 0    | 1   | 100.00 % |
| I2S                          | 0    | 1    | 1   | 0.00 %   |
| PDM/PCM                      | 0    | 1    | 1   | 0.00 %   |
| SCB                          | 3    | 6    | 9   | 33.33 %  |
| DMA Channels                 | 0    | 32   | 32  | 0.00 %   |
| LCD                          | 0    | 1    | 1   | 0.00 %   |
| SmartIO                      | 0    | 2    | 2   | 0.00 %   |
| TCPWM                        | 1    | 31   | 32  | 3.13 %   |
| UDB                          |      |      |     |          |
| Macrocells                   | 0    | 96   | 96  | 0.00 %   |
| Unique P-terms               | 0    | 192  | 192 | 0.00 %   |
| Total P-terms                | 0    |      |     |          |
| Datapath Cells               | 0    | 12   | 12  | 0.00 %   |
| Status Cells                 | 0    | 12   | 12  | 0.00 %   |
| Control Cells                | 0    | 12   | 12  | 0.00 %   |
| 7-Bit IDAC                   | 0    | 2    | 2   | 0.00 %   |
| Continuous Time DAC          | 0    | 1    | 1   | 0.00 %   |
| LP Comparator                | 0    | 2    | 2   | 0.00 %   |
| Opamp                        | 0    | 2    | 2   | 0.00 %   |
| Sample and Hold              | 0    | 1    | 1   | 0.00 %   |
| SAR ADC                      | 0    | 1    | 1   | 0.00 %   |
| DieTemp Sensor               | 0    | 1    | 1   | 0.00 %   |



### 2 Pins

Figure 2 shows the pin layout of this device.

Figure 2. Device Pin Layout





### 2.1 Hardware Pins

Table 3 contains information about the pins on this device in device pin order. (No connection ["n/c"] pins have been omitted.)

Table 3. Device Pins

| Pin | Port    | Name Type     |                     | <b>Drive Mode</b> |
|-----|---------|---------------|---------------------|-------------------|
| 6   | GND     | GND           | Power,              |                   |
|     |         |               | Dedicated           |                   |
| 15  | P10[6]  | Pin_AFE_CLK   | Dgtl Out            | Strong drive      |
| 16  | 10[5]   | AFE1_RDY      | Dgtl In             | HiZ analog        |
| 17  | P10[1]  | \I2C_1:sda\   | Dgtl In             | OD, DL            |
| 18  | P10[0]  | \I2C_1:scl\   | Dgtl In             | OD, DL            |
| 19  | P9[4]   | GPIO [unused] |                     |                   |
| 20  | GND     | GND           | Power,<br>Dedicated |                   |
| 21  | VREF    | VREF          | Dedicated           |                   |
| 22  | P9[0]   | \I2C_2:scl\   | Dgtl In             | OD, DL            |
| 23  | P9[1]   | \I2C_2:sda\   | Dgtl In             | OD, DL            |
| 24  | P9[5]   | GPIO [unused] |                     |                   |
| 7   | P0[5]   | GPIO [unused] |                     |                   |
| 25  | P9[6]   | GPIO [unused] |                     |                   |
| 26  | P9[2]   | GPIO [unused] |                     |                   |
| 27  | P7[2]   | GPIO [unused] |                     |                   |
| 28  | P7[1]   | LED_GREEN     | Software<br>In/Out  | Strong drive      |
| 29  | P6[4]   | GPIO [unused] |                     |                   |
| 30  | P5[4]   | GPIO [unused] |                     |                   |
| 31  | P6[7]   | GPIO [unused] | Dgtl In             | Res pull<br>down  |
| 32  | P6[6]   | GPIO [unused] | Dgtl In             | Res pull up       |
| 33  | P6[2]   | GPIO [unused] |                     |                   |
| 34  | P6[5]   | GPIO [unused] |                     |                   |
| 8   | VBACKUP | VBACKUP Power |                     |                   |
| 35  | P6[3]   | LED_RED       | Software<br>In/Out  | Strong drive      |
| 36  | P7[7]   | GPIO [unused] |                     |                   |
| 37  | P5[6]   | GPIO [unused] |                     |                   |
| 38  | P10[2]  | GPIO [unused] |                     |                   |
| 39  | P12[6]  | GPIO [unused] |                     |                   |
| 40  | P12[7]  | GPIO [unused] |                     |                   |
| 41  | P5[5]   | GPIO [unused] |                     |                   |
| 42  | P5[3]   | GPIO [unused] |                     |                   |
| 43  | P5[2]   | GPIO [unused] |                     |                   |
| 44  | P5[0]   | \UART:rx\     | Dgtl In             | HiZ analog        |
| 9   | VDD     | VDD           | Power               |                   |
| 45  | P5[1]   | \UART:tx\     | Dgtl Out            | Strong drive      |
| 46  | P0[4]   | SW2           | Software<br>In/Out  | HiZ analog        |
| 47  | XRES    | XRES          | Dedicated           |                   |
| 48  | GND     | GND           | Power,<br>Dedicated |                   |
| 10  | P0[0]   | GPIO [unused] | Analog              | HiZ analog        |



| Pin | Port   | Name          | Type    | Drive Mode |
|-----|--------|---------------|---------|------------|
| 11  | P0[1]  | GPIO [unused] | Analog  | HiZ analog |
| 12  | P10[3] | GPIO [unused] |         |            |
| 13  | P10[4] | AFE0_RDY      | Dgtl In | HiZ analog |
| 14  | P9[3]  | GPIO [unused] |         |            |

Abbreviations used in Table 3 have the following meanings:

- Dgtl Out = Digital Output
- Dgtl In = Digital Input
- HiZ analog = High impedance analog
- OD, DL = Open drain, drives low
- Res pull down = Resistive pull down
- Res pull up = Resistive pull up



#### 2.2 Hardware Ports

Table 4 contains information about the pins on this device in device port order. (No connection ["n/c"], power and dedicated pins have been omitted.)

Table 4. Device Ports

| Port    | Pin | Pin Name        |                    | <b>Drive Mode</b> |
|---------|-----|-----------------|--------------------|-------------------|
| 10[5]   | 16  | AFE1_RDY        | Type<br>Dgtl In    | HiZ analog        |
| P0[0]   | 10  | GPIO [unused]   | Analog             | HiZ analog        |
| P0[1]   | 11  | GPIO [unused]   | Analog             | HiZ analog        |
| P0[4]   | 46  | SW2             | Software           | HiZ analog        |
|         |     |                 | In/Out             |                   |
| P0[5]   | 7   | GPIO [unused]   |                    |                   |
| P10[0]  | 18  | \I2C_1:scl\     | Dgtl In            | OD, DL            |
| P10[1]  | 17  | \I2C_1:sda\     | Dgtl In            | OD, DL            |
| P10[2]  | 38  | GPIO [unused]   |                    |                   |
| P10[3]  | 12  | GPIO [unused]   |                    |                   |
| P10[4]  | 13  | AFE0_RDY        | Dgtl In            | HiZ analog        |
| P10[6]  | 15  | Pin_AFE_CLK     | Dgtl Out           | Strong drive      |
| P12[6]  | 39  | GPIO [unused]   |                    |                   |
| P12[7]  | 40  | GPIO [unused]   |                    |                   |
| P5[0]   | 44  | \UART:rx\       | Dgtl In            | HiZ analog        |
| P5[1]   | 45  | \UART:tx\       | Dgtl Out           | Strong drive      |
| P5[2]   | 43  | GPIO [unused]   |                    |                   |
| P5[3]   | 42  | GPIO [unused]   |                    |                   |
| P5[4]   | 30  | GPIO [unused]   |                    |                   |
| P5[5]   | 41  | GPIO [unused]   |                    |                   |
| P5[6]   | 37  | GPIO [unused]   | GPIO [unused]      |                   |
| P6[2]   | 33  | GPIO [unused]   |                    |                   |
| P6[3]   | 35  | LED_RED Softwar |                    | Strong drive      |
|         |     |                 | In/Out             |                   |
| P6[4]   | 29  | GPIO [unused]   |                    |                   |
| P6[5]   | 34  |                 | GPIO [unused]      |                   |
| P6[6]   | 32  | GPIO [unused]   | Dgtl In            | Res pull up       |
| P6[7]   | 31  | GPIO [unused]   | Dgtl In            | Res pull          |
| D7[4]   | 20  | LED CDEEN       | Coffuers           | down              |
| P7[1]   | 28  | LED_GREEN       | Software<br>In/Out | Strong drive      |
| P7[2]   | 27  | GPIO [unused]   | III/Out            |                   |
| P7[7]   | 36  | GPIO [unused]   |                    |                   |
| P9[0]   | 22  | \I2C_2:scl\     | Dgtl In            | OD, DL            |
| P9[1]   | 23  | \I2C 2:sda\     | Dgtl In            | OD, DL            |
| P9[2]   | 26  | GPIO [unused]   | 29" "              | 55, 5L            |
| P9[3]   | 14  | GPIO [unused]   |                    |                   |
| P9[4]   | 19  | GPIO [unused]   |                    |                   |
| P9[5]   | 24  | GPIO [unused]   |                    |                   |
| P9[6]   | 25  | GPIO [unused]   |                    |                   |
| ا عراما | 25  | Or 10 [unuseu]  |                    |                   |

Abbreviations used in Table 4 have the following meanings:

- Dgtl In = Digital Input
- HiZ analog = High impedance analog
- OD, DL = Open drain, drives low
- Dgtl Out = Digital Output



- Res pull up = Resistive pull up
- Res pull down = Resistive pull down



### 2.3 Software Pins

Table 5 contains information about the software pins on this device in alphabetical order. (Only software-accessible pins are shown.)

Table 5. Software Pins

| Name          | Port   | Type               |
|---------------|--------|--------------------|
| \I2C_1:scl\   | P10[0] | Dgtl In            |
| \I2C_1:sda\   | P10[1] | Dgtl In            |
| \I2C_2:scl\   | P9[0]  | Dgtl In            |
| \I2C_2:sda\   | P9[1]  | Dgtl In            |
| \UART:rx\     | P5[0]  | Dgtl In            |
| \UART:tx\     | P5[1]  | Dgtl Out           |
| AFE0_RDY      | P10[4] | Dgtl In            |
| AFE1_RDY      | 10[5]  | Dgtl In            |
| GPIO [unused] | P12[6] |                    |
| GPIO [unused] | P12[7] |                    |
| GPIO [unused] | P10[2] |                    |
| GPIO [unused] | P7[7]  |                    |
| GPIO [unused] | P5[6]  |                    |
| GPIO [unused] | P5[5]  |                    |
| GPIO [unused] | P0[1]  | Analog             |
| GPIO [unused] | P0[0]  | Analog             |
| GPIO [unused] | P10[3] |                    |
| GPIO [unused] | P5[3]  |                    |
| GPIO [unused] | P5[2]  |                    |
| GPIO [unused] | P9[3]  |                    |
| GPIO [unused] | P9[2]  |                    |
| GPIO [unused] | P7[2]  |                    |
| GPIO [unused] | P9[5]  |                    |
| GPIO [unused] | P9[4]  |                    |
| GPIO [unused] | P0[5]  |                    |
| GPIO [unused] | P6[5]  |                    |
| GPIO [unused] | P6[4]  |                    |
| GPIO [unused] | P6[2]  |                    |
| GPIO [unused] | P9[6]  |                    |
| GPIO [unused] | P6[6]  | Dgtl In            |
| GPIO [unused] | P5[4]  |                    |
| GPIO [unused] | P6[7]  | Dgtl In            |
| LED_GREEN     | P7[1]  | Software           |
|               |        | In/Out             |
| LED_RED       | P6[3]  | Software<br>In/Out |
| Pin AFE CLK   | P10[6] | Dgtl Out           |
| SW2           | P0[4]  | Software<br>In/Out |

Abbreviations used in Table 5 have the following meanings:

- Dgtl In = Digital Input
- Dgtl Out = Digital Output

For more information on reading, writing and configuring pins, please refer to:

• Pins chapter in the **System Reference Guide** 



- o CyPins API routines
- Programming Application Interface section in the cy\_pins component datasheet



# **3 System Settings**

# 3.1 System Configuration

Table 6. System Configuration Settings

| Name                      | Value          |
|---------------------------|----------------|
| Device Configuration Mode | Compressed     |
| Unused Bonded IO          | Allow but warn |

# 3.2 System Debug Settings

Table 7. System Debug Settings

| Name                 | Value                   |
|----------------------|-------------------------|
| Debug Select         | SWD (serial wire debug) |
| Embedded Trace (ETM) | False                   |

# 3.3 System Operating Conditions

Table 8. System Operating Conditions

| Name                 | Value          |
|----------------------|----------------|
| Power Mode           | 0.9V SIMO Buck |
| External PMIC Output | Disabled       |
| vBackup Source       | VDDD           |
| VBACKUP (V)          | 3.3            |
| VDD (V)              | 3.3            |
| Variable VDDA        | False          |



### 4 Clocks

The clock system includes these clock resources:

- Multiple internal clock sources:
  - o 8 MHz Internal Main Oscillator (IMO) ±1%
  - o 32 kHz Internal Low Speed Oscillator (ILO) ±30% output
  - o 32.768 kHz Precision Internal Low Speed Oscillator (PILO) ±2% output
- Internal FLL and PLL can be used to increase frequency generated by HF clock sources
- Source clocks, FLL, and PLL can be used to drive 5 separate HF clocks
- HFCLK0 can be used to drive peripherals and UDBs
- LFCLK is typically used for DeepSleep wakeup timer

Figure 3. System Clock Configuration





### 4.1 System Clocks

Table 9 lists the system clocks used in this design.

Table 9. System Clocks

| Name                  | Domain | Source   | Desired       | Nominal       | Accuracy | Start | Enabled  |
|-----------------------|--------|----------|---------------|---------------|----------|-------|----------|
| Name                  | Domain | Jource   | Freq          | Freq          | (%)      | at    | Lilabiea |
|                       |        |          | 1.04          |               | (70)     | Reset |          |
| Clk_HF0               | NONE   | FLL      | 48 MHz        | 48 MHz        | ±2.381   | True  | True     |
| FLL                   | NONE   | PathMux0 | 48 MHz        | 48 MHz        | ±2.381   | True  | True     |
| Clk_Fast              | NONE   | Clk_HF0  | 48 MHz        | 48 MHz        | ±2.381   | True  | True     |
| Clk_Pump              | NONE   | FLL      | 24 MHz        | 24 MHz        | ±2.381   | True  | True     |
| Clk_Slow              | NONE   | Clk_Peri | 24 MHz        | 24 MHz        | ±2.381   | True  | True     |
| Clk_Peri              | NONE   | Clk_HF0  | 24 MHz        | 24 MHz        | ±2.381   | True  | True     |
| PathMux4              | NONE   | IMO      | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| Clk_Timer             | NONE   | IMO      | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| IMO                   | NONE   |          | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| PathMux3              | NONE   | IMO      | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| PathMux0              | NONE   | IMO      | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| PathMux1              | NONE   | IMO      | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| PathMux2              | NONE   | IMO      | 8 MHz         | 8 MHz         | ±1       | True  | True     |
| Clk_Bak               | NONE   | WCO      | 32.768        | 32.768        | ±0.015   | True  | True     |
|                       |        |          | kHz           | kHz           |          |       |          |
| Clk_LF                | NONE   | WCO      | 32.768        | 32.768        | ±0.015   | True  | True     |
|                       |        |          | kHz           | kHz           |          |       |          |
| WCO                   | NONE   |          | 32.768        | 32.768        | ±0.015   | False | True     |
| OII AI/O <del>T</del> | 110115 |          | kHz           | kHz           | 0.045    | _     |          |
| Clk_AltSysTick        | NONE   | Clk_LF   | 32.768<br>kHz | 32.768<br>kHz | ±0.015   | True  | True     |
| PILO                  | NONE   |          | 32.768        | ? MHz         | ±2       | False | False    |
| PILO                  | NONE   |          | 32.700<br>kHz | ! !VI□Z       | ±Z       | raise | raise    |
| ILO                   | NONE   |          | 32 kHz        | ? MHz         | ±10      | True  | False    |
| ExtClk                | NONE   |          | 24 MHz        | ? MHz         | ±0       | False | False    |
| Clk HF1               | NONE   | FLL      | ? MHz         | ? MHz         | ±0       | False | False    |
| Clk HF2               | NONE   | FLL      | ? MHz         | ? MHz         | ±0       | False | False    |
| Clk HF3               | NONE   | FLL      | ? MHz         | ? MHz         | ±0       | False | False    |
| PLL0                  | NONE   | PathMux1 | 100 MHz       | ? MHz         | ±0       | False | False    |
| DigSig2               | NONE   |          | ? MHz         | ? MHz         | ±0       | False | False    |
| ECO                   | NONE   |          | 24 MHz        | ? MHz         | ±0       | False | False    |
| AltHF                 | NONE   |          | 32 MHz        | ? MHz         | ±0       | False | False    |
| Clk HF4               | NONE   | FLL      | ? MHz         | ? MHz         | ±0       | False | False    |
| DigSig1               | NONE   |          | ? MHz         | ? MHz         | ±0       | False | False    |

# 4.2 Local and Design Wide Clocks

Local clocks drive individual analog and digital blocks. Design wide clocks are a user-defined optimization, where two or more analog or digital blocks that share a common clock profile (frequency, etc) can be driven from the same clock divider output source.

Figure 4. Local and Design Wide Clock Configuration





Table 10 lists the local clocks used in this design.

Table 10. Local Clocks

| Name         | Domain  | Source   | Desired<br>Freq | Nominal<br>Freq | Accuracy<br>(%) | Start<br>at<br>Reset | Enabled |
|--------------|---------|----------|-----------------|-----------------|-----------------|----------------------|---------|
| I2C_2_SCBCLK | UNKNOWN | Clk_Peri | 7.82<br>MHz     | 8 MHz           | ±2.381          | True                 | True    |
| Clock_1      | UNKNOWN | Clk_Peri | 8 MHz           | 8 MHz           | ±2.381          | True                 | True    |
| I2C_1_SCBCLK | UNKNOWN | Clk_Peri | 7.82<br>MHz     | 8 MHz           | ±2.381          | True                 | True    |
| UART_SCBCLK  | UNKNOWN | Clk_Peri | 1.382<br>MHz    | 1.412<br>MHz    | ±2.381          | True                 | True    |

For more information on clocking resources, please refer to:

- Clocking System chapter in the PSoC 6 Technical Reference Manual
- Clocking chapter in the System Reference Guide

  CySysClkImo API routines

  - CySysClkllo API routinesCySysClkEco API routines
  - CySysClkWco API routines
  - o CySysClkWrite API routines



# **5 Interrupts and DMAs**

### 5.1 Interrupts

This design contains the following interrupt components: (0 is the highest priority)

Table 11. Interrupts

| Name          | Intr<br>Num | CortexM0p<br>Vector | CortexM0p<br>Priority | CortexM4<br>Vector | CortexM4<br>Priority | Deep Sleep<br>Wakeup<br>Capable |
|---------------|-------------|---------------------|-----------------------|--------------------|----------------------|---------------------------------|
| RTC_RTC_IRQ   | 21          |                     |                       | 21                 | 7                    | CortexM4                        |
| BLE_bless_isr | 24          | 3                   | 3                     |                    |                      | CortexM0p                       |
| I2C_1_SCB_IRQ | 42          |                     |                       | 42                 | 7                    | No                              |
| I2C_2_SCB_IRQ | 43          |                     |                       | 43                 | 7                    | No                              |
| UART_SCB_IRQ  | 46          |                     |                       | 46                 | 7                    | No                              |
| ISR_AFE0      | 122         |                     |                       | 122                | 7                    | No                              |
| ISR_AFE1      | 123         |                     |                       | 123                | 7                    | No                              |

For more information on interrupts, please refer to:

- Interrupt Controller chapter in the PSoC 6 Technical Reference Manual
- Interrupts chapter in the <u>System Reference Guide</u>
   Cylnt API routines and related registers
- Datasheet for cy\_isr component

### **5.2 DMAs**

This design contains no DMA components.



# **6 Flash Memory**

PSoC 6 devices offer a host of Flash protection options and device security features that you can leverage to meet the security and protection requirements of an application. These requirements range from protecting configuration settings or Flash data to locking the entire device from external access.

This design has no flash protection specified; all blocks are unprotected.

For more information on Flash memory and protection, please refer to:

- Flash Protection chapter in the <u>PSoC 6 Technical Reference Manual</u>
- Flash and EEPROM chapter in the System Reference Guide
  - CySysFlash API routines



# 7 Design Contents

This design's schematic content consists of the following schematic sheet:

### 7.1 Schematic Sheet: Motion Sensor interface

Figure 5. Schematic Sheet: Motion Sensor interface



This schematic sheet contains the following component instances:

- Instance <u>BLE</u>(type: BLE\_PDL\_v2\_20)
- Instance <a href="I2C\_1">I2C\_1</a> (type: SCB\_I2C\_PDL\_v2\_0)
- Instance <a href="12C">12C</a> (type: SCB\_I2C\_PDL\_v2\_0)
- Instance <a href="PWM\_AFE">PWM\_AFE</a> (type: TCPWM\_PWM\_PDL\_v1\_0)
- Instance <u>RTC</u>(type: RTC\_PDL\_v2\_0)
- Instance <u>UART</u> (type: SCB\_UART\_PDL\_v2\_0)



# **8 Components**

8.1 Component type: BLE\_PDL [v2.20]

#### 8.1.1 Instance BLE

Description: Bluetooth Low Energy (BLE) Instance type: BLE\_PDL [v2.20]

Datasheet: online component datasheet for BLE\_PDL

Table 12. Component Parameters for BLE

| Parameter Name              | Value  | Description                                                                                                                                                                        |
|-----------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AddQdepthPerConn            | 0      | Additional stack queue depth per connection for better throughput. Default queue is defined by CYBLE_L2CAPSTACK_Q_DEPTH_PERCONN macro.                                             |
| AutopopulateWhitelist       | true   | Provides an option to link the whitelist to the bonded device list.                                                                                                                |
| Config Data in Flash        | true   | Controls whether the configuration structure is stored in flash (const, true) or SRAM (not const, false).                                                                          |
| ConnectionCount             | 1      | The number of BLE connections / links.                                                                                                                                             |
| Enable LE 2 Mbps            | false  | Enable LE 2 Mbps feature.                                                                                                                                                          |
| Enable Link Layer Privacy   | false  | Enables LL Privacy 1.2 feature of Bluetooth 4.2.                                                                                                                                   |
| EnableExternalLnaRxOutput   | false  | When selected, ext_lna_rx_ctl<br>out signal from the BLE radio is<br>routed on a GPIO.                                                                                             |
| EnableExternalPaLnaOutput   | false  | Enables external PA and LNA chip enable control pins and automatically enables routing the BLESS Tx and Rx enable signals on the dedicated GPIO lines.                             |
| EnableExternalPaTxOutput    | false  | When selected, ext_pa_tx_ctl_out signal from the BLE radio is routed on a GPIO.                                                                                                    |
| EnableExternalPrepWriteBuff | false  | Enables application to provide dynamically allocated buffer for prepare write request. The buffer should be allocated and provided after CYBLE_EVTMEMORY_REQUEST event from stack. |
| EnableL2capLogicalChannels  | true   | Enables L2CAP logical channels support.                                                                                                                                            |
| HalBaudRate                 | 115200 | UART baud rate                                                                                                                                                                     |
| HalCtsEnable                | true   | In the HCI mode, the parameter enables the cts output in the UART.                                                                                                                 |



| Parameter Name                  | Value      | Description                                                     |
|---------------------------------|------------|-----------------------------------------------------------------|
| HalCtsPolarity                  | Active Low | In the HCl mode, the parameter                                  |
|                                 |            | specifies the active polarity of                                |
|                                 |            | the output cts signal of the UART.                              |
| HalOversampling                 | 13         | UART oversampling                                               |
| HalRtsEnable                    | true       | In the HCl mode, the parameter                                  |
|                                 |            | enables the rts output in the                                   |
| 11.15.5.1.11                    | A (: 1     | UART.                                                           |
| HalRtsPolarity                  | Active Low | In the HCl mode, the parameter specifies the active polarity of |
|                                 |            | the output rts signal of the                                    |
|                                 |            | UART.                                                           |
| HalRtsTriggerLevel              | 120        | In the HCI mode, the parameter                                  |
|                                 |            | specifies the number of entries in the RX FIFO to activate the  |
|                                 |            | rts output signal of the UART.                                  |
| HciContrCore                    | CortexM0p  | Defines the core for the                                        |
|                                 |            | Controler in HCI mode.                                          |
| HostCore                        | CortexM4   | Defines the core for the Host.                                  |
|                                 |            | For DUAL core device Controller will be compiled for            |
|                                 |            | different core.                                                 |
| ImportFilePath                  |            | The path to the file shared by                                  |
|                                 |            | another BLE component                                           |
| IZ                              | 6.1.       | instance.                                                       |
| KeypressNotifications           | false      | Provides an option for a keyboard-only device during the        |
|                                 |            | LE secure pairing process to                                    |
|                                 |            | send key press notifications                                    |
|                                 |            | when the user enters or deletes                                 |
| L2capMpsSize                    | 23         | a key.  The maximum size of payload                             |
| LZGapiwipsGize                  | 25         | data that the L2CAP layer is                                    |
|                                 |            | capable of accepting.                                           |
| L2capMtuSize                    | 23         | The maximum SDU size of an                                      |
| L O a a n N to an a Channa a la | 4          | L2CAP packet.                                                   |
| L2capNumChannels                | 1          | The number of LE L2CAP connection oriented logical              |
|                                 |            | channels required by the                                        |
|                                 |            | application.                                                    |
| L2capNumPsm                     | 1          | The number of PSMs required by the application.                 |
| Link layer max RX payload size  | 27         | The maximum link layer receive                                  |
| (bytes)                         |            | payload size to be used in the design.                          |
| Link layer max TX payload size  | 27         | The maximum link layer                                          |
| (bytes)                         |            | transmit payload size to be used                                |
| ,                               |            | in the design.                                                  |
| MaxBondedDevices                | 4          | The maximum number of                                           |
|                                 |            | bonded devices to be supported by this device.                  |
| MaxResolvableDevices            | 16         | The maximum number of peer                                      |
|                                 |            | devices whose addresses                                         |
|                                 |            | should be resolved by this                                      |
| Mov/MhitaliatCi                 | 0          | device.                                                         |
| MaxWhitelistSize                | 8          | The maximum number of devices that can be added to              |
|                                 |            | the whitelist.                                                  |
|                                 | 1          | 1                                                               |



| Parameter Name          | Value    | Description                                                   |
|-------------------------|----------|---------------------------------------------------------------|
| Mode                    | Profile  | Defines the component                                         |
|                         |          | operating mode.                                               |
| Radio Power Calibration | false    | Enables TX Power Calibration                                  |
|                         |          | Retention                                                     |
| SharingMode             | None     | Defines if some parts of code                                 |
|                         |          | are shared between two BLE                                    |
|                         |          | components.                                                   |
| StackMode               | Dual IPC | Determines the internal stack                                 |
|                         |          | mode. Is used to switch the                                   |
|                         |          | operation for debugging.                                      |
|                         |          | Release - Host and Controller                                 |
|                         |          | on single core with software                                  |
|                         |          | interface                                                     |
|                         |          | DualIPC - Host and Controller on dual core with IPC interface |
|                         |          | HostOnly - Host with UART                                     |
|                         |          | interface                                                     |
|                         |          | HostOnlyIPC - Host with IPC                                   |
|                         |          | interface                                                     |
|                         |          | DualUart - Host and Controller                                |
|                         |          | on dual core with UART                                        |
|                         |          | interface                                                     |
| StrictPairing           | false    | Provides an option to use only                                |
|                         |          | the selected security features                                |
|                         |          | and doesn't fallback to an                                    |
|                         |          | unsecure connection if the peer                               |
|                         |          | device doesn't support the                                    |
|                         |          | selected security features.                                   |
| UseDeepSleep            | true     | Indicates whether deep sleep                                  |
|                         |          | mode is used.                                                 |
| User Comments           |          | Instance-specific comments.                                   |

# 8.2 Component type: RTC\_PDL [v2.0]

#### 8.2.1 Instance RTC

**Description: PSoC6 Real-Time Clock (HW)** 

Instance type: RTC\_PDL [v2.0]
Datasheet: online component datasheet for RTC\_PDL

Table 13. Component Parameters for RTC

| Parameter Name           | Value      | Description                       |
|--------------------------|------------|-----------------------------------|
| Config Data in Flash     | true       | Controls whether the              |
|                          |            | configuration structure is stored |
|                          |            | in flash (const, true) or SRAM    |
|                          |            | (not const, false).               |
| Date Format              | MM/DD/YYYY | This parameter stores the date    |
|                          |            | format. Can contain the           |
|                          |            | following values: MM/DD/YYYY,     |
|                          |            | DD/MM/YYYY, YYYY/MM/DD.           |
| Enable DST Functionality | false      | This parameter configure and      |
|                          |            | sets the DST functionality. The   |
|                          |            | possible values: true – DST       |
|                          |            | functionality is enabled, false – |
|                          |            | DST functionality is disabled.    |



| Parameter Name      | Value | Description                                                                                                              |
|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------|
| Enable Interrupts   | true  | This parameter enable and configure RTC interrups. This parameter should be enabled if DST is enabled                    |
| Time Reset on Start | false | Start function will not configure<br>the time and date values which<br>are generated by component, if<br>it is unchecked |
| User Comments       |       | Instance-specific comments.                                                                                              |

# 8.3 Component type: SCB\_I2C\_PDL [v2.0]

# 8.3.1 Instance I2C\_1

Description: I2C (SCB) communications interface Instance type: SCB\_I2C\_PDL [v2.0]

Datasheet: online component datasheet for SCB\_I2C\_PDL

Table 14. Component Parameters for I2C\_1

| Parameter Name             | Value  | Description                                                                                                                                                                                                                                                    |
|----------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Config Data in Flash       | true   | Controls whether the configuration structure is stored in flash (const, true) or SRAM (not const, false).                                                                                                                                                      |
| Data Rate (kbps)           | 400    | This parameter specifies the data rate in kbps. The actual data rate may differ from the selected data rate due to the available clock frequency and Component settings. The standard data rates are 100 (default), 400, and 1000 kbps. The range: 1-1000 kbps |
| Enable Clock from Terminal | false  | This parameter allows choosing between an internally configured clock (by the component) or an externally configured clock (by the user) for the component operation                                                                                           |
| Enable Manual SCL Control  | false  | This parameter specifies the method of calculating the SCL low and high phase duty cycle as automatic or manual (only applicable for the master modes).                                                                                                        |
| Enable SCL trigger output  | false  | Enables scl_trig signal which allows connecting the SCL to the trigger mux so that it can be monitored by a TCPWM.                                                                                                                                             |
| Mode                       | Master | This parameter defines the I2C operation mode as: the slave, master or master-slave.                                                                                                                                                                           |
| Show I2C Terminals         | false  | This parameter removes internal pins and expose signals to terminals. The exposed terminals must be connected to the pin components.                                                                                                                           |



| Parameter Name | Value | Description                         |
|----------------|-------|-------------------------------------|
| Use RX FIFO    | false | This parameter defines if the RX    |
|                |       | FIFO capabilites are used.          |
|                |       | Usage of the RX FIFO reduces        |
|                |       | the possibility of clock stretching |
|                |       | and interrupt overhead.             |
| Use TX FIFO    | false | This parameter defines if the TX    |
|                |       | FIFO capabilites are used.          |
|                |       | Usage of the TX FIFO reduces        |
|                |       | the possibility of clock stretching |
|                |       | and interrupt overhead.             |
| User Comments  |       | Instance-specific comments.         |

### 8.3.2 Instance I2C\_2

Description: I2C (SCB) communications interface Instance type: SCB\_I2C\_PDL [v2.0]
Datasheet: online component datasheet for SCB\_I2C\_PDL

Table 15. Component Parameters for I2C\_2

| Parameter Name             | Value  | Description                                                                                                                                                                                                                                                    |
|----------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Config Data in Flash       | true   | Controls whether the configuration structure is stored in flash (const, true) or SRAM (not const, false).                                                                                                                                                      |
| Data Rate (kbps)           | 400    | This parameter specifies the data rate in kbps. The actual data rate may differ from the selected data rate due to the available clock frequency and Component settings. The standard data rates are 100 (default), 400, and 1000 kbps. The range: 1-1000 kbps |
| Enable Clock from Terminal | false  | This parameter allows choosing between an internally configured clock (by the component) or an externally configured clock (by the user) for the component operation                                                                                           |
| Enable Manual SCL Control  | false  | This parameter specifies the method of calculating the SCL low and high phase duty cycle as automatic or manual (only applicable for the master modes).                                                                                                        |
| Enable SCL trigger output  | false  | Enables scl_trig signal which allows connecting the SCL to the trigger mux so that it can be monitored by a TCPWM.                                                                                                                                             |
| Mode                       | Master | This parameter defines the I2C operation mode as: the slave, master or master-slave.                                                                                                                                                                           |
| Show I2C Terminals         | false  | This parameter removes internal pins and expose signals to terminals. The exposed terminals must be connected to the pin components.                                                                                                                           |



| Parameter Name | Value | Description                         |
|----------------|-------|-------------------------------------|
| Use RX FIFO    | false | This parameter defines if the RX    |
|                |       | FIFO capabilites are used.          |
|                |       | Usage of the RX FIFO reduces        |
|                |       | the possibility of clock stretching |
|                |       | and interrupt overhead.             |
| Use TX FIFO    | false | This parameter defines if the TX    |
|                |       | FIFO capabilites are used.          |
|                |       | Usage of the TX FIFO reduces        |
|                |       | the possibility of clock stretching |
|                |       | and interrupt overhead.             |
| User Comments  |       | Instance-specific comments.         |

# 8.4 Component type: SCB\_UART\_PDL [v2.0]

### 8.4.1 Instance UART

Description: UART (SCB) communications interface

Instance type: SCB\_UART\_PDL [v2.0]

Datasheet: online component datasheet for SCB\_UART\_PDL

Table 16. Component Parameters for UART

| Parameter Name       | Value     | Description                                                                                                                                                                                                                        |
|----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Baud Rate (bps)      | 115200    | This parameter specifies the baud rate in bps. The actual baud rate may differ based on the available clock frequency and Component settings.  Range: 1 - 1000000 bps.                                                             |
| Bit Order            | LSB First | This parameter defines the direction in which the serial data is transmitted. When set to the MSB first, the most-significant bit is transmitted first. When set to the LSB first, the least-significant bit is transmitted first. |
| Break Signal Bits    | 11        | This parameter specifies the break width in bits. The range: 7-16.                                                                                                                                                                 |
| Com Mode             | Standard  | This parameter defines the sub-<br>mode of UART as: Standard,<br>SmartCard or IrDA.                                                                                                                                                |
| Config Data in Flash | true      | Controls whether the configuration structure is stored in flash (const, true) or SRAM (not const, false).                                                                                                                          |
| CTS                  | false     | This parameter enables the cts input.                                                                                                                                                                                              |
| Data Width           | 8 bits    | This option defines the width of a single data element in bits. The range: 4-9.                                                                                                                                                    |
| Drop on Frame Error  | false     | This parameter determines if the data is dropped from the RX FIFO on a frame error event.                                                                                                                                          |



| Parameter Name             | Value    | Description                                                                                                                                                                   |
|----------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable Clock from Terminal | false    | This parameter allows choosing between an internally configured clock (by the component) or an externally configured clock (by the user) for the component operation.         |
| Enable Digital Filter      | false    | This parameter applies a digital 3-tap median filter to the UART input lines.                                                                                                 |
| Interrupt                  | Internal | This parameter allows choosing between Internal and External placement of the Interrupt Component.                                                                            |
| Oversample                 | 12       | This parameter defines how many Component clocks oversample the selected baud rate. The range: 8 - 16 (except IrDA mode). The oversample values are predefined for IrDA mode. |
| Parity                     | None     | This parameter defines the functionality of the parity bit location in the transfer as None, Odd or Even.                                                                     |
| RTS                        | false    | This parameter enables the rts output.                                                                                                                                        |
| RX Output                  | false    | This parameter enables the RX trigger output terminal (rx_dma) of the component. This terminal must be connected to the DMA trigger input or left unconnected.                |
| Show UART Terminals        | false    | This parameter removes internal pins and expose signals to terminals. The exposed terminals must be connected to the pins or SmartIO component.                               |
| Stop Bits                  | 1        | This parameter defines the number of stop bits.                                                                                                                               |
| TX Output                  | false    | This parameter enables the TX trigger output terminal (rx_dma) of the component. This terminal must be connected to the DMA trigger input or left unconnected.                |
| TX/RX Mode                 | TX + RX  | This parameter enables the receiver or transmitter functionality or both simultaneously.                                                                                      |
| TX-Enable                  | false    | This parameter enables TX_EN output.                                                                                                                                          |
| User Comments              |          | Instance-specific comments.                                                                                                                                                   |

# 8.5 Component type: TCPWM\_PWM\_PDL [v1.0]

### 8.5.1 Instance PWM\_AFE

Description: This component implements a PWM using the TCPWM hardware block

Instance type: TCPWM\_PWM\_PDL [v1.0]

Datasheet: online component datasheet for TCPWM\_PWM\_PDL



Table 17. Component Parameters for PWM\_AFE

| Parameter Name       | Value        | Description                                                                                                                                                                      |
|----------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Prescaler      | Divide by 1  | Divides down the input clock                                                                                                                                                     |
| Compare 0            | 1            | Sets the compare value. When the count value equals the compare the compare output pulses high.  Range: 0-65535 (for 16 bit resolution) or 0–4294967295 (for 32 bit resolution). |
| Config Data in Flash | true         | Controls whether the configuration structure is stored in flash (const, true) or SRAM (not const, false).                                                                        |
| Count Input          | Disabled     | Determines if a count input is needed and how that input is registered                                                                                                           |
| Enable Compare Swap  | false        | When selected the compare register is swapped between compare 0 and compare 1 on the next OV/UN after the swap is registered                                                     |
| Enable Period Swap   | false        | If checked the periods will be swapped at the next OV/UN when a swap event has been registered                                                                                   |
| Interrupt Source     | None         | Selects which events can trigger an interrupt                                                                                                                                    |
| Invert PWM Output    | false        | If checked the main PWM output is inverted                                                                                                                                       |
| Invert PWM_n Output  | false        | If checked the main PWM_n output is inverted                                                                                                                                     |
| Kill Input           | Disabled     | Determines how the kill input behaves                                                                                                                                            |
| Kill Mode            | Stop on Kill | Determines what the kill signal does to the PWM                                                                                                                                  |
| Period 0             | 1            | Sets the period of the counter. Range: 0-65535 (for 16 bit resolution) or 0–4294967295 (for 32 bit resolution).                                                                  |
| PWM Alignment        | Left Aligned | Selects which direction the PWM counts in. Left = Up, Right = Down, Center/Asymmetric = Up/Down                                                                                  |
| PWM Mode             | PWM          | Selects the PWM mode of operation                                                                                                                                                |
| PWM Resolution       | 16-bits      | Selects the width of the PWM                                                                                                                                                     |
| Reload Input         | Disabled     | Determines if a reload input is<br>needed and how the reload<br>signal input is registered                                                                                       |
| Run Mode             | Continuous   | If Continuous is selected counter runs forever. If One Shot is selected counter runs for one period and stops                                                                    |
| Start Input          | Disabled     | Determines if a start input is needed and how that input is registered                                                                                                           |



| Parameter Name | Value    | Description                                             |
|----------------|----------|---------------------------------------------------------|
| Swap Input     | Disabled | This input controls when compare and period swaps occur |
| User Comments  |          | Instance-specific comments.                             |



### 9 Other Resources

The following documents contain important information on Cypress software APIs that might be relevant to this design:

- Standard Types and Defines chapter in the <u>System Reference Guide</u>
  - Software base types
  - Hardware register types
  - Compiler defines
  - Cypress API return codes
  - Interrupt types and macros
- Registers
  - o The full PSoC 6 register map is covered in the PSoC 6 Registers Technical Reference
  - o Register Access chapter in the System Reference Guide

    - § CY\_GET API routines§ CY\_SET API routines
- System Functions chapter in the **System Reference Guide** 
  - o General API routines
  - o CyDelay API routines
  - o CyVd Voltage Detect API routines
- Power Management
  - o Power Supply and Monitoring chapter in the PSoC 6 Technical Reference Manual
  - o Low Power Modes chapter in the PSoC 6 Technical Reference Manual
  - o Power Management chapter in the System Reference Guide
    - § CyPm API routines
- Watchdog Timer chapter in the System Reference Guide
  - CyWdť API routinės